Part Number Hot Search : 
74HCT125 C7604A ADN2880 DS2119M ZMM5247B SF20F AS6200 CM3002
Product Description
Full Text Search
 

To Download AD9773AST Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 preliminary technical data a 12-bit, 160 msps 2 /4 /8 interpolating dual txdac+ ? d/a converter ad9773 preliminary technical data 01-19-01 features 12 bit resolution, 160 msps conversion rate selectable 2 /4 /8 interpolating filter programmable channel gain and offset adjustment fs/2,4,8 digital quadrature modulation capability direct if transmission mode for 70mhz+ ifs enables image rejection architecture fully compatible spi port excellent ac performance - sfdr -69dbc @ 2-35mhz -wcdma acpr -70db @ if=16.25 mhz internal pll clock multiplier selectable internal clock divider versatile clock input -differential/single ended -sine wave or ttl/cmos/lvpecl compatible versatile input data interface -2?s complement/straight binary data coding -dual port or single port interleaved data single +3.3v supply operation power dissipation: <700 mw @ 3.3v on-chip 1.2 v reference, 80-lead lqfp applications communications: analog quadrature modulation architectures 3g, multi-carrier gsm, tdma, cdma systems multi-level qam modulators, instrumentation product description the ad9773 is the 12 bit member of the ad977x family of pin-compatible, high performance, programmable 2 /4 /8 interpolating txdac+s. the ad977x family features a serial port interface (spi) providing a high level of programmabil- ity thus allowing for enhanced system level options. these options include: selectable 2 /4 /8 interpolation filters; fs/2, fs/4 or fs/8 digital quadrature modulation with image rejection; a direct if mode; programmable channel gain and offset control; programmable internal clock divider; straight binary or two?s complement data interface; and a single port or dual port data interface. block diagram rev. pra information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781/329-4700 world wide web site: http://www.analog.com fax: 781/326-8703 ? analog devices, inc., 2000 q dac i out vref i dac i out i/q dac gain/offset registers phase detec - tor & vco prescaler diff. refclk cos sin cos sin f dac /2,4,8 half-band filter#3* data assembler half-band filter #1* half-band filter #2* 22 (f dac ) 12 22 12 q latch i latch mux control 12 12 filter bypass mux image rejection/dual dac mode bypass mux i and q no ninte r le a ve d or interleaved data programable dual interpolation dac with image rejection/digital modulation write select i offset 22 22 22 22 + -/+ + +/- clock out *half-band filters also can be configured for "zero-stuffing only" spi interface & control registers i dac pll clock multiplier and clock divider  2  2  2  2 gain dac offset dac
ad9773 2 preliminary technical data product description (continued) the selectable 2 /4 /8 interpolation filters simplify the requirements of the reconstruction filters while simulta- neously enhancing the txdac+ family ? s passband noise/ distortion performance. the independent channel gain and offset registers allow the user to calibrate lo feedthrough and sideband suppression errors associated with analog quadrature modulators. the 6 db of gain adjustment range also can be used to control the output power level of each dac. the ad9773 features the ability to perform fs/4 and fs/8 digital modulation and image rejection when combined with an analog quadrature modulator. in this mode, the ad9773 would accept i and q complex data (representing a single or multicarrier waveform), generate a quadrature modulated if signal along with its orthogonal representa- tion via its dual dacs, and present these two recon- structed orthogonal if carriers to an analog quadrature modulator to complete the image rejection upconversion process. another digital modulation mode (i.e. the direct if mode) allows the original baseband signal representa- tion to be frequency translated such that pairs of images fall at multiples of 1/2 the dac update rate. the ad9773 family includes a flexible clock interface accepting differential or single-ended sinewave or digital logic inputs. an internal pll clock multiplier is also included to generate the necessary on-chip high frequency clocks. it can also be disabled to allow the use of a higher performance external clock source. an internal program- mable divider simplifies clock generation in the converter when using an external clock source. a flexible data input interface allows for straight binary or 2 ? s complement formats as well as supports single port interleaved or dual port data. dual high performance txdac+s provides a differential current output programmable over a 0-20ma range. the ad9773 is manufactured on an advanced 0.35 micron cmos process, operates from a single supply of 3.0v to 3.6 v and consumes <700 mw of power. targeted at wide dynamic range, multi-carrier and multi- standard systems, the superb baseband performance of the ad9773 is ideal for wideband-cdma, multi-carrier cdma, multi-carrier tdma, multi-carrier gsm and high performance systems employing high order qam modula- tion schemes. the image rejection feature simplifies and can help to reduce the number of signal band filters needed in an transmit signal chain. the direct if mode helps to eliminate a costly mixer stage for a variety of communica- tions systems. product highlights 1. the ad9773 is the 12 bit member of the ad977x family of pin-compatible, high performance, programmable 2 /4 /8 interpolating txdac+s. 2. direct if transmission capability for 70mhz +ifs through a novel digital mixing process 3. fs/8 digital quadrature modulation and user selectable image rejection to simplify /remove cascaded saw filter stages 4. 2 /4 /8 user selectable interpolating filter eases data rate and output signal reconstruction filter requirements. 5. user selectable 2 ? s complement/straight binary data coding. 6. user programmable channel gain control over 1 db range in 0.01db increments 7. user programmable channel offset +/-10% over the fsr 8. ultra high speed 400 msps dac conversion rate. 9. internal clock divider provides data rate clock for easy interfacing. 10. flexible clock input with single ended or differential input, cmos or 1v p-p lo sinewave input capability. 11. low power: complete cmos dac operates on <700 mw from a 3.0v to 3.6v single supply. the 20ma full-scale current can be reduced for lower power operation, and a several sleep functions are provided to reduce power during idle periods. 12. on-chip voltage reference: the ad9773 includes a 1.20 v temperature-compensated bandgap voltage reference. 13. small 80 lead lqfp
ad9773?specifications 3 preliminary technical data dc specifications (t min to t max , avdd = +3.3 v, clkvdd = +3.3 v, dvdd = +3.3 v, pllvdd = +3.3v, i outfs = 20 ma, unless otherwise noted) parameter min typ max units resolution 12 bits dc accuracy 1 integral non-linearity lsb differential non_linearity lsb monotonicity analog output offset error % of fsr gain error (without internal reference) % of fsr gain error (with internal reference) % of fsr full-scale output current 2 20 ma output compliance range ?1.0 +1.25 v output resistance 200 k ? output capacitance 3 pf reference output reference voltage 1.14 1.20 1.26 v reference output current 3 1a reference input input compliance range 0.1 1.25 v reference input resistance (reflo = 3 v) 10 m ? small signal bandwidth 0.5 mhz temperature coefficients unipolar offset drift ppm of fsr/c gain drift (without internal reference) ppm of fsr/c gain drift (with internal reference) ppm of fsr/c reference voltage drift ppm/c power supply avdd voltage range 3.0 3.3 3.6 v analog supply current (i avdd )ma i av d d in sleep mode ma clkvdd voltage range 3.0 3.3 3.6 v clock supply current (i clkvdd )ma pllvdd voltage range 3.0 3.3 3.6 v pll multiplier supply current (i pllvdd )ma dvdd voltage range 3.0 3.3 3.6 v digital supply current (i dvdd )ma nominal power dissipation <700 mw power supply rejection ratio ? avdd % of fsr/v power supply rejection ratio ? dvdd % of fsr/v operating range ?40 +85 c notes 1 measured at i outa driving a virtual ground. 2 nominal full-scale current, i outfs , is 32 the i ref current. 3 use an external amplifier to drive any external load. specifications subject to change without notice.
ad9773?specifications 4 preliminary technical data (t min to t max , avdd = +3.3 v, clkvdd = +3.3 v, dvdd = +3.3 v, pllvdd = 0 v, i outfs = 20 ma, differential transformer coupled output, 50 ? doubly terminated, unless otherwise noted) dynamic specifications parameter min typ max units dynamic performance maximum dac output update rate (f dac ) 400 msps output settling time (t st ) (to 0.025%) ns output propagation delay 1 (t pd ) ns output rise time (10% to 90%) 2 ns output fall time (10% to 90%) 2 ns output noise (i outfs = 20 ma) pa hz ac linearity?baseband mode spurious-free dynamic range (sfdr) to nyquist (f out = 0 dbfs) f data = msps; f out = mhz dbc f data = msps; f out = mhz dbc f data = msps; f out = mhz dbc f data = msps; f out = mhz dbc f data = msps; f out = mhz dbc f data = msps; f out = mhz dbc two-tone intermodulation (imd) to nyquist (f out1 = f out2 = ?6 dbfs) f data = msps; f out1 = mhz; f out2 = mhz dbc f data = msps; f out1 = mhz; f out2 = mhz dbc f data = msps; f out1 = mhz; f out2 = mhz dbc f data = msps; f out1 = mhz; f out2 = mhz dbc f data = msps; f out1 = mhz; f out2 = mhz dbc f data = msps; f out1 = mhz; f out2 = mhz dbc total harmonic distortion (thd) f data = msps; f out = mhz; 0 dbfs db f data = msps; f out = mhz; 0 dbfs db signal-to-noise ratio (snr) f data = msps; f out = mhz; 0 dbfs db f data = msps; f out = mhz; 0 dbfs db adjacent channel power ratio (acpr) wcdma with mhz bw, mhz channel spacing if = 16 mhz, f data = 65.536 msps dbc if = 32 mhz, f data = 131.072 msps dbc four-tone intermodulation mhz, mhz, mhz and mhz at ?12 dbfs dbfs (f data = msps, missing center) ac linearity?if mode four-tone intermodulation at if = mhz mhz, mhz, mhz and mhz at dbfs dbfs f data = msps, f dac = mhz notes 1 propagation delay is delay from clk input to dac update. 2 measured single-ended into 50 ? load. specifications subject to change without notice.
ad9773?specifications 5 preliminary technical data digital specifications (t min to t max , avdd = +3.3 v, clkvdd = +3.3 v, pllvdd = +0 v, dvdd = +3.3 v, i outfs = 20 ma, unless otherwise noted) parameter min typ max units digital inputs logic ?1? voltage 2.1 3 v logic ?0? voltage 0 0.9 v logic ?1? current 1 ?10 +10 a logic ?0? current ?10 +10 a input capacitance 5 pf clock inputs input voltage range 0 3 v common-mode voltage 0.75 1.5 2.25 v differential voltage 0.5 1.5 v pll clock enabled input setup time (t s ) 0.2 ns input hold time (t h ) 1.8 ns latch pulsewidth (t lpw ) 1.5 ns pll clock disabled input setup time (t s ) -1.2 ns input hold time (t h ) 3.2 ns latch pulsewidth (t lpw ) 1.5 ns clk/plllock delay (t od ) tbd ns specifications subject to change without notice. ordering guide temperature package package model range description option* AD9773AST ?40c to +85c 80-lead lqfp st-80 ad9773eb e valuation board *st = thin plastic quad flatpack.
ad9773?specifications 6 preliminary technical data ad9773+ tsp clkvdd lpf clkvdd clkcom clk+ clk- clkcom 1 2 3 4 5 6 7 8 9 10 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 11 12 13 14 15 16 17 18 19 20 dataclk/pll_lock dcom dvdd p1b11(msb) p1b10 p1b9 p1b8 p1b7 p1b6 dvdd dcom p1b5 p1b4 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 p1b3 p1b2 p1b1 p1b0(lsb) dcom dvdd nc nc nc nc iqse l/p 2b 11(msb ) oneportclk/p2b10 p2b9 p2b8 dcom dvdd p2b7 p2b6 p2b5 p2b4 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 avdd acom avdd acom avdd acom acom i outa1 i outb1 acom acom i outa2 i outb2 acom acom avdd acom avdd acom avdd fsadj1 fsadj2 refio reset spi_csb spi_clk spi_sdio spi_sdo dcom dvdd nc nc nc nc p2b0(lsb) p2b1 dcom dvdd p2b2 p2b3
ad9773?specifications 7 preliminary technical data pin function descriptions pin no. name descripti on 73,72 i outa1 , i outb1 differential dac c urrent outputs, i channel 69,68 i outa2 , i outb2 differential dac c urrent outputs, q channel 58 refio reference output, 1.2v nominal 60 fsadj1 full-scale current adjust, i channel 59 fsadj2 full-scale current adjust, q channel 5 clk+ differential clock input 6 clk- d ifferential clock input 8 dataclk/pll_lock with the pll enabled, this pin indicates the state of the pll. a read of a logic 1 indicates the pll is in the locked state. logic 0 indicates the pll has not achieved lock. with the pll dis- abled, and the ad9773 in two port mode, this pin becomes a clock signal, running at the input data rate, which may either be input to the ad9773, or generated by the ad9773, depending on the state of address 2h, bit 3 in the spi control register. 2 lpf pll loop filter 57 reset logic one resets all of the spi port registers, including address 0h, to their default values. a software reset can also be done by writing a logic one to spi register 0h, bit 5. however, the software reset has no effect on the bits in address 0h. 11-16,19-24 p1b11 to p1b0 port 1 data inputs 31 iqsel/p2b15 in one port mode, iqsel = 1 followed by a rising edge of the differential input clock will latch the data into the i channel input register. iqsel = 0 will latch the data into the q channel input register. in two port mode, this pin becomes the port 2 msb. 32 oneportclk/p2b14 w ith the pll disabled, and the ad9773 in one port mode, this pin becomes a clock output which runs at twice the input data rate of the i and q channels. this allows the ad9773 to accept and demux interleaved i and q data to the i and q input reg- isters. 33,34,37-42,45,46 p2b11 to p2b0 port 2 data inputs. 56 spi_csb chip select/spi data synchronization. on momentary logic high, resets spi port logic and initializes instruction cycle. 55 spi_clk d ata input to the spi port is registered on the rising edge of spi_clk. data output on the spi port is registered on the falling edge. 54 spi_sdio bidirectional data pin. data direction is controlled by bit 7 of register address 0h. the default setting for this bit is 0, which sets sdio as an input. 53 spi_sdo in the case where sdio is an input, sdo acts as an output. when sdio becomes an output, sdo enters a high z state. 79,77,75,74,71,70, 67,66,64,62 acom analog common 80.78.76,65,63,61 avdd analog supply voltage 51,43,36,26,17,10 dvdd digital supply voltage 52,44,35,25,18,9 dcom digital common 1,3 clkvdd clock supply voltage 4,7 clkcom c lock supply common
ad9773?specifications 8 preliminary technical data figure 1c. 8x interpolating filter response figure 1b. 4x interpolating filter response figure 1a. 2x interpolating filter response -100 -80 -60 -40 -20 0 0 0.2 0.4 0.6 0.8 1 -100 -80 -60 -40 -20 0 0 0.2 0.4 0.6 0.8 1 -100 -80 -60 -40 -20 0 0 0.2 0.4 0.6 0.8 1 digital filter specifications halfband filter #1 (43 coefficients) tap coefficient 1,43 8 2,42 0 3,41 -29 4,40 0 5,39 67 6,38 0 7,37 -134 8,36 0 9,35 244 10,34 0 11,33 -414 12,32 0 13,31 673 14,30 0 15,29 -1079 16,28 0 17,27 1772 18,26 0 19,25 -3280 20,24 0 21,23 10364 22 16384 halfband filter #2 (19 coefficients) tap coefficient 1,19 19 2,18 0 3,17 -120 4,16 0 5,15 438 6,14 0 7,13 -1288 8,12 0 9,11 5047 10 8192 halfband filter #3 (11 coefficients) tap coefficient 1,11 7 2,10 0 3,9 -53 4,8 0 5,7 302 6 512
ad9773 9 preliminary technical data definitions of specifications linearity error (also called integral nonlinearity or inl) linearity error is defined as the maximum deviation of the actual analog output from the ideal output, deter- mined by a straight line drawn from zero to full scale. differential nonlinearity (or dnl) dnl is the measure of the variation in analog value, normalized to full scale, associated with a 1 lsb change in digital input code. monotonicity a d/a converter is monotonic if the output either increases or remains constant as the digital input in- creases. offset error the deviation of the output current from the ideal of zero is called offset error. for i outa , 0 ma output is expected when the inputs are all 0s. for i outb , 0 ma output is expected when all inputs are set to 1s. gain error the difference between the actual and ideal output span. the actual span is determined by the output when all inputs are set to 1s, minus the output when all inputs are set to 0s. output compliance range the range of allowable voltage at the output of a cur- rent -output dac. operation beyond the maximum compliance limits may cause either output stage satu- ration or breakdown, resulting in nonlinear perfor- mance. temperature drift temperature drift is specified as the maximum change from the ambient (+25 c) value to the value at either t min or t max . for offset and gain drift, the drift is reported in ppm of full-scale range (fsr) per degree c. for reference drift, the drift is reported in ppm per degree c. power supply rejection the maximum change in the full-scale output as the supplies are varied from minimum to maximum speci- fied voltages. settling time the time required for the output to reach and remain within a specified error band about its final value, measured from the start of the output transition. glitch impulse asymmetrical switching times in a dac give rise to undesired output transients that are quantified by a glitch impulse. it is specified as the net area of the glitch in pv-s. spurious-free dynamic range the difference, in db, between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth. total harmonic distortion thd is the ratio of the rms sum of the first six har- monic components to the rms value of the measured fundamental. it is expressed as a percentage or in deci- bels (db). signal-to-noise ratio (snr ) s/n is the ratio of the rms value of the measured out- put signal to the rms sum of all other spectral com- ponents below the nyqu ist frequency, excluding the first six harmonics and dc. the value for snr is ex- pressed in decibels. interpolation filter if the digital inputs to the dac are sampled at a mul- tiple rate of f data (interpolation rate), a digital filter can be constructed which has a sharp transition band near f data /2. images which would typically appear around f dac (output data rate) can be greatly supressed. passband frequency band in which any input applied therein passes unattenuated to the dac output. stopband rejection the amount of attenuation of a frequency outside the passband applied to the dac, relative to a full-scale signal applied at the dac input within the passband. group delay number of input clocks between an impulse applied at the device input and peak dac output current. a half- band fir filter has constant group delay over its entire frequency range impulse response response of the device to an impulse applied to the input. adjacent channel power ratio (or acpr) a ratio in dbc between the measured power within a channel relative to its adjacent channel. complex modulation the process of passing the real and imaginary compo- nents of a signal through a complex modulator (trans- fer function = e j t = cos t+jsin t) and realizing real and imaginary components on the modulator output. complex image rejection in a traditional two part upconversion, two images are created around the second if frequency. these images are redundant and have the effect of wasting transmit- ter power and system bandwidth. by placing the real part of a second complex modulator in series with the first complex modulator, either the upper or lower frequency image near the second if can be rejected.
ad9773 10 preliminary technical data s s e r d d a7 t i b6 t i b5 t i b4 t i b3 t i b2 t i b1 t i b0 t i b 0 0 l a n o i t c e r i d i b o i d s t u p n i = 0 o / i = 1 , t s r i f b s m , b s l b s m = 0 b s l = 1 , n o t e s e r e r a w t f o s 1 c i g o l s t u h s 1 c i g o l . e d o m p e e l s t u p t u o c a d e h t n w o d . s t n e r r u c s t u h s 1 c i g o l . e d o m n w o d r e w o p . s n o i t c n u f g o l a n a d n a l a t i g i d l l a n w o d t u p t u o c a d . e d o m r 2 / r 1 o w t r o e n o y b t e s t n e r r u c . s r o t s i s e r l a n r e t x e r 2 = 0 r 1 = 1 , k c o l _ l l p r o t a c i d n i 1 0 e t a r n o i t a l o p r e t n i r e t l i f ( 1 2 , , 4 , 8 ) e t a r n o i t a l o p r e t n i r e t l i f ( 1 2 , , 4 , 8 ) e d o m n o i t a l u d o m ( e n o n , 4 / s f , 2 / s f , ) 8 / s f e d o m n o i t a l u d o m ( e n o n ) 8 / s f , 4 / s f , 2 / s f , n o g n i f f u t s o r e z o n = 0 s r e t l i f n o i t a l o p r e t n i g n i f f u t s o r e z s e l b a n e 1 c i g o l e d o m x i m l a e r = 1 , e d o m x i m x e l p m o c = 0 e = 0 w j - e = 1 w j + 2 0 a t a d t u p n i d e n g i s = 0 , d e n g i s n u = 1 , e d o m t r o p o w t = 0 e d o m t r o p e n o = 1 r e v i r d k l c a t a d h t g n e r t s d e t a r e n e g y l l a n r e t n i = 0 , k c o l c a t a d d e i l p p a y l l a n r e t x e = 1 3 0 e d i v i d l l p o i t a r ) r e l a c s e r p ( e d i v i d l l p o i t a r ) r e l a c s e r p ( 4 0 , f f o l l p = 0 n o l l p - 1 e g r a h c c i t a m o t u a = 0 , l o r t n o c p m u p e l b a m m a r g o r p = 1 p m u p e g r a h c l l p l o r t n o c p m u p e g r a h c l l p l o r t n o c p m u p e g r a h c l l p l o r t n o c 5 0 n i a g e n i f c a d i t n e m t s u j d a n i a g e n i f c a d i t n e m t s u j d a n i a g e n i f c a d i t n e m t s u j d a n i a g e n i f c a d i t n e m t s u j d a n i a g e n i f c a d i t n e m t s u j d a n i a g e n i f c a d i t n e m t s u j d a n i a g e n i f c a d i t n e m t s u j d a n i a g e n i f c a d i t n e m t s u j d a 6 0 n i a g e s r a o c c a d i t n e m t s u j d a n i a g e s r a o c c a d i t n e m t s u j d a n i a g e s r a o c c a d i t n e m t s u j d a n i a g e s r a o c c a d i t n e m t s u j d a 7 0 t e s f f o c a d i 9 t i b t n e m t s u j d a t e s f f o c a d i 8 t i b t n e m t s u j d a t e s f f o c a d i 7 t i b t n e m t s u j d a t e s f f o c a d i 6 t i b t n e m t s u j d a t e s f f o c a d i 5 t i b t n e m t s u j d a t e s f f o c a d i 4 t i b t n e m t s u j d a t e s f f o c a d i 3 t i b t n e m t s u j d a t e s f f o c a d i 2 t i b t n e m t s u j d a 8 0 i c a d i t e s f f o . n o i t c e r i d i = 0 t e s f f o , n t u o i n o i = 1 t e s f f o p t u o i n o t e s f f o c a d i 1 t i b t n e m t s u j d a t e s f f o c a d i 0 t i b t n e m t s u j d a 9 0 n i a g e n i f c a d q t n e m t s u j d a n i a g e n i f c a d q t n e m t s u j d a n i a g e n i f c a d q t n e m t s u j d a n i a g e n i f c a d q t n e m t s u j d a n i a g e n i f c a d q t n e m t s u j d a n i a g e n i f c a d q t n e m t s u j d a n i a g e n i f c a d q t n e m t s u j d a n i a g e n i f c a d q t n e m t s u j d a a 0 n i a g e s r a o c c a d q t n e m t s u j d a n i a g e s r a o c c a d q t n e m t s u j d a n i a g e s r a o c c a d q t n e m t s u j d a n i a g e s r a o c c a d q t n e m t s u j d a b 0 t e s f f o c a d q 9 t i b t n e m t s u j d a t e s f f o c a d q 8 t i b t n e m t s u j d a t e s f f o c a d q 7 t i b t n e m t s u j d a t e s f f o c a d q 6 t i b t n e m t s u j d a t e s f f o c a d q 5 t i b t n e m t s u j d a t e s f f o c a d q 4 t i b t n e m t s u j d a t e s f f o c a d q 3 t i b t n e m t s u j d a t e s f f o c a d q 2 t i b t n e m t s u j d a c 0 i c a d q t e s f f o . n o i t c e r i d i = 0 t e s f f o , n t u o i n o i = 1 t e s f f o p t u o i n o t e s f f o c a d q 1 t i b t n e m t s u j d a t e s f f o c a d q 0 t i b t n e m t s u j d a d 0 r e t s i g e r n o i s r e vr e t s i g e r n o i s r e vr e t s i g e r n o i s r e vr e t s i g e r n o i s r e v mode control (via spi port) table 1. mode control via spi port for ad9773 (default values are highlighted)
ad9773 11 preliminary technical data register description address 00h bit 7 logic 0 (default), causes the sdio pin to act as an input during the data transfer (phase 2) of the communications cycle. when set to a 1, sdio can act as an input or output, depending on bit 7 of the instruction byte. bit 6 logic 0 (default). determines the direction (lsb/msb first) of the communications and data transfer communications cycles. refer to the section msb/lsb transfers on page 9 for a detailed description. bit 5 writing a one to this bit resets the registers to their default values and restarts the chip. the reset bit always reads back 0. register address 0h bits are not cleared by this software reset. however, a high level at the reset pin forces all registers, including those in address 0h, to their default state. bit 4 a logic 1 to this bit shuts down the dac output currents. bit 3 powerdown. logic 1 shuts down all analog and digital functions. bit 2 1r/2r mode. the default (0) places the ad9773 in 2 resistor mode. in this mode, the i ref currents for the i and the q dac references are set separately by fsadj1 and fsadj2 on pins 60 and 59. in this case, i ref1 = 32*v ref /fsadj1 and i ref2 = 32*v ref /fsadj2. with this bit set to 1, the reference currents for both i and q dacs are controlled by a single resistor on pin 60. i ref in one resistor mode for both the i and q dacs = 16*v ref /fsadj1 bit 1 pll_lock indicator. when the pll is enabled, reading this bit will give the status of the pll. a logic 1 indicates the pll is locked. a logic 0 indicates an unlocked state. address 01h bit 7,6 filter interpolation rate according to the following table: 00 1 01 2 10 4 11 8 bit 5,4 modulation mode according to the following table: 00 none 01 fs/2 10 fs/4 11 fs/8 address 01h bit 3 logic 1 enables zero stuffing mode for interpolation filters bit 2 default(1) enables the real mix mode. the i and q data channels are individually modulated by fs/2,fs/4 or fs/8 after the interpolation filters. however, no complex modulation is done. in the complex mix mode (logic 0), the digital modulators on the i and q data channels are coupled to create a digital complex modulator.when the ad9773 is applied in conjunction with an external quadrature modulator, rejection can be achieved of either the higher or lower frequency image around the 2nd if frequency (i.e., the 2nd if frequency is the lo of the analog quadrature modulator external to the ad9773) according to the bit value of register 01h, bit 1. bit 1 logic 0(default) causes the complex modulation to be of the form e -jwt , resulting in the rejection of the higher frequency image when the ad9773 is used with an external quadrature modulator.a logic 1 causes the modulation to be of the form e +jwt , which causes rejection of the lower frequency image address 02h bit 7 logic 0 (default) causes data to be accepted on the inputs as 2 ? s complement binary. logic 1 causes data to be accepted as straight binary. bit 6 logic 0 (default) places the ad9773 in two port mode. i and q data enters the ad9773 via ports one and two, respectively. a logic 1 places the ad9773 in one port mode in which interleaved i and q data is applied to port one. see pin function descriptions for dataclk/ pll_lock, iqsel and oneportclk for detailed information on how to use these modes. bit 5 dataclk driver strength. with the internal pll disabled, and this bit set to logic 0, it is recommended that dataclk be buffered. when this bit is set to logic 1, dataclk acts as a stronger driver capable of driving small capacitive loads. bit 3 external dataclock. with the pll disabled, pin 8 (dataclk/pll_lock) becomes a data clock which must run at the same rate as the input data.if this bit is set to a 0 (default), pin 8 is an output and thead9773 creates this clock. if this bit is a logic 1, pin 8 is an input and an external data clock must be applied and sychronized with the higher rate clock driving clk+ and clk-.
ad9773 12 preliminary technical data address 03h bit 1,0 setting this divide ratio to a higher number allows the vco in the pll to run at a high rate (for best performance) while the dac input and output clocks run substantially slower. the divider ratio is set according to the following table: 00 1 01 2 10 4 11 8 address 04h bit 7 logic 0 (default) disables the internal pll. logic 1 enables the pll. bit 6 logic 0 (default) sets the charge pump control to automatic. in this mode, the charge pump bias current is controlled by the divider ratio defined in address 3h, bits 1 and 0. logic 1 allows the user to manually define the charge pump bias current using address 4h, bits 2, 1 and 0. adjusting the charge pump bias current allows the user to optimize the noise/settling performance of the pll. bit 2,1,0 with the charge pump control set to manual, these bits define the charge pump bias current according to the following table: 000 50 amps 001 100 010 200 011 400 100 800 address 05h,09h bits 7-0 these bits represent an 8 bit binary number (bit 7, msb) which defines the fine gain adjustment of the i (5h) and q (9h) dac according to the equation given below. address 06h,0ah bits 3-0 these bits represent a 4 bit binary number (bit 3, msb) which defines the coarse gain adjustment of the i (6h) and q (ah) dacs according to the equation below. address 07h,0bh bits 7-0 address 08h,0ch bit 1,0 the ten bits from these two address pairs (7h,8h and bh,ch) represent a 10 bit binary number which defines the offset adjustment of the i and q dacs according to the equation below (7h,bh - bit 7 msb / 8h,ch - bit 0 lsb) address 08h,0ch bit 7 this bit determines the direction of the offset of the i (8h) and q (ch) dacs. a logic 0 will apply a positive offset current to i outa , while a logic 1 will apply a positive offset current to i outb . the magnitude of the offset current is defined by the bits in addresses 7h,bh,8h,ch according the the formulas given below. figure 2. i outa and i outb as a function of fine gain, coarse gain and offset adjustment. *note that i ref is different for the one resistor and two resistor (1r,2r) modes. see the description for 1r/2r mode control on page 11 (address 0h, bit 2) for the value i ref of in either mode. ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? + ? ? ? ? ? ? = 16 ref ref outa 2 data 24 1024 256 fine 32 i 3 16 1 coarse 8 i 6 i ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? + ? ? ? ? ? ? = 16 16 ref ref outb 2 1 - data - 2 24 1024 256 fine 32 i 3 16 1 coarse 8 i 6 i (1r mode) (2r mode) ? ? ? ? ? ? = 1024 offset i 4 i ref offset ? ? ? ? ? ? = 1024 offset i 2 i ref offset
ad9773 13 preliminary technical data b s mb s l 7 i6 i5 i4 i3 i2 i1 i0 i w / r1 n0 n4 a3 a2 a1 a0 a n1 n0 description 0 0 transfer 1 byte 0 1 transfer 2 bytes 1 0 transfer 3 bytes 1 1 transfer 4 bytes serial interface for register control the ad9773 serial port is a flexible, synchronous serial communications port allowing easy interface to many industry standard microcontrollers and microprocessors. the serial i/o is compatible with most synchronous transfer formats, including both the motorola spi and intel ssr protocols. the interface allows read/write access to all registers that configure the ad9773. single or multiple byte transfers are supported as well as msb first or lsb first transfer formats. the ad9773 ? s serial interface port can be configured as a single pin i/o (sdio) or two unidirectional pins for in/out (sdio/ sdo). general operation of the serial interface there are two phases to a communication cycle with the ad9773. phase 1 is the instruction cycle, which is the writing of an instruction byte into the ad9773, coincident with the first eight sclk rising edges. the instruction byte provides the ad9773 serial port con- troller with information regarding the data transfer cycle, which is phase 2 of the communication cycle. the phase 1 instruction byte defines whether the up- coming data transfer is read or write, the number of bytes in the data transfer and the starting register ad- dress for the first byte of the data transfer. the first eight sclk rising edges of each communication cycle are used to write the instruction byte into the ad9773. a logic high on the cs pin, followed by a logic low, will reset the spi port timing to the initial state of the instruction cycle. this is true regardless of the present state of the internal registers or the other signal levels present at the inputs to the spi port. if the spi port is in the midst of an instruction cycle or a data transfer cycle, none of the present data will be written. the remaining sclk edges are for phase 2 of the communication cycle. phase 2 is the actual data transfer between the ad9773 and the system controller. phase 2 of the communication cycle is a transfer of 1, 2, 3, or 4 data bytes as determined by the instruction byte. nor- mally, using one multibyte transfer is the preferred method. however, single byte data transfers are useful to reduce cpu overhead when register access requires one byte only. registers change immediately upon writing to the last bit of each transfer byte. instruction byte the instruction byte contains the following information as shown below: figure 3. ad9773 spi port interface r/w - bit 7 of the instruction byte determines whether a read or a write data transfer will occur after the instruction byte write. logic high indicates read operation . logic zero indicates a write operation. n1, n0 -bits 6 and 5 of the instruction byte determine the number of bytes to be transferred during the data transfer cycle. the bit decodes are shown in the following table: a4, a3, a2, a1, a0 ? bits 4, 3, 2, 1, 0 of the instruction byte determine which register is accessed during the data transfer portion of the communications cycle. for multibyte transfers, this address is the starting byte address. the remaining register addresses are generated by the ad9773. serial interface port pin description sclk (pin55) - serial clock . the serial clock pin is used to synchronize data to and from the ad9773 and to run the internal state machines. sclk maximum frequency is 15 mhz. all data input to the ad9773 is registered on the rising edge of sclk. all data is driven out of the ad9773 on the falling edge of sclk. csb (pin 56) - chip select . active low input starts and gates a communication cycle. it allows more than one device to be used on the same serial communications lines. the sdo and sdio pins will go to a high impedance state when this input is high. chip select should stay low during the entire communication cycle. sdio (pin 54) - serial data i/o . data is always written into the ad9773 on this pin. however, this pin can be used as a bidirectional data line. the configuration of this pin is controlled by bit 7 of register address 00h. the default is logic zero, which configures the sdio pin as unidirectional. sdo(pin 53) - serial data out . data is read from this pin for protocols that use separate lines for transmitting and receiving data. in the case where the ad9773 operates in a single bidirectional i/o mode, this pin does not output data and is set to a high impedance state. msb/lsb transfers the ad9773 serial port can support both most signifi- cant bit (msb) first or least significant bit (lsb) first data formats. this functionality is controlled by register address 00h bit 6. the default is msb first. when this bit is set active high, the ad9773 serial port is in lsb first ad9773 sp i p or t interface sclk (pin 55) csb (pin 56) sdio (pin 54) sdo (pin 53)
ad9773 14 preliminary technical data format. that is, if the ad9773 is in lsb first mode, the instruction byte must be written from least significant bit to most significant bit. multibyte data transfers in msb format can be completed by writing an instruction byte that includes the register address of the most significant byte. in msb first mode, the serial port internal byte address generator decrements for each byte required of the multibyte communication cycle. multibyte data trans- fers in lsb first format can be completed by writing an instruction byte that includes the register address of the least significant byte. in lsb first mode, the serial port internal byte address generator increments for each byte required of the multibyte communication cycle. the ad9773 serial port controller address will incre- ment from 1fh to 00h for multibyte i/o operations if the msb first mode is active. the serial port controller address will decrement from 00h to 1fh for multibyte i/ o operations if the lsb first mode is active. notes on serial port operation the ad9773 serial port configuration bits reside in bits 6 and 7 of register address 00h. it is important to note that the configuration changes immediately upon writing to the last bit of the register. for multibyte transfers, writing to this register may occur during the middle of communi- cation cycle. care must be taken to compensate for this new configuration for the remaining bytes of the current communication cycle. the same considerations apply to setting the reset bit in register address 00h. all other registers are set to their default values but the software reset doesn ? t affect the bits in register address 00h. it is recommended to use only single byte transfers when changing serial port configurations or initiating a soft- ware reset. a write to bits 1, 2 and 3 of address 00h with the same logic levels as for bits 7, 6 and 5 (bit pattern: xy1001yx binary) allows to reprogram a lost serial port configura- tion and to reset the registers to their default values. a second write to address 00h with reset bit low and serial port configuration as specified above (xy) reprograms the osc in multiplier setting. a changed f sysclk fre- quency is stable after a maximum of 200 f mclk cycles (=wake-up time). r/w i6 (n) i5 (n) i4 i3 i2 i1 i0 d7 n d6 n d2 0 d1 0 d0 0 d7 n d6 n d2 0 d1 0 d0 0 instruction cycle data transfer cycle cs sclk sdio sdo r/w i6 (n) i5 (n) i4 i3 i2 i1 i0 d7 n d6 n d2 0 d1 0 d0 0 d7 n d6 n d2 0 d1 0 d0 0 instruction cycle data transfer cycle cs sclk sdio sdo figure 4a. serial register interface timing msb-first figure 4b. serial register interface timing lsb-first figure 5. timing diagram for register write to ad9773 cs t ds t ds t sclk t dh t pw h t pw l instruction bit 7 instruction bit 6 sclk sdio cs t dv sclk sdio sdo data bit n data bit n-1 figure 6. timing diagram for register read from ad9773
ad9773 15 preliminary technical data programmable modes the ad9773 has a very flexible structure, program- mable via the spi compliant port with registers defined in table 1. digital filtering and complex modulation can be programmed, as well as fine and coarse adjustments for the i and q dac channels. pll enabled with the phase locked loop (pll) enabled, a single ended or differential clock, running at the input data rate, must be applied to the clk+/clk- inputs. if a single ended clock is to be used, both of these inputs should have the same dc bias. data at the input ports one and two is latched into the ad9773 on the rising edge of the input clock. care should be taken to ensure that the transitions of the input data do not violate the specified set-up and hold times. the pll clock multiplier and distribution circuitry produces the necessary internal synchronized 1 , 2 , 4 , and 8 clocks for the rising edge triggered latches, in- terpolation filters, modulators and dacs. figure 7 shows a functional block diagram of the ad9773 clock circuitry with the pll enabled. this circuitry consists of a phase detector, charge pump, voltage controlled oscillator (vco), prescaler, clock distribution and spi port control. the charge pump and vco are powered from pllvdd while the differential clock input buffer, phase detector, prescaler and clock distribution are powered from clkvdd. pll lock status is indicated by the logic signal at the pll_lock pin. to ensure optimum phase noise performance from the pll clock multiplier and clock distribution, pllvdd and clkvdd must originate from the same clean analog supply. the speed of the vco with the pll enabled also has an effect on phase noise. optimal phase noise with re- spect to vco speed is achieved by running the vco in the range of 500mhz to 550mhz. the vco speed is a function of the input data rate, of the interpolation rate and of the vco prescaler according to the following function; figure 7. ad9773 pll and clock circuitry with pll enabled figure 8. ad9773 pll and clock circuitry with pll disabled vco speed (mhz) = input data rate (mhz) interpolation rate prescaler it is important to note that the resistor/capacitor needed for the pll loop filter is included on the ad9773. this will suffice unless the input data rate is below 10mhz, in which case an external series rc will need to be added between the lpf and pllvdd pins. pll disabled, two port mode with the pll disabled, and the ad9773 in two port mode, a single ended or differential clock, running at the d a c output ra te, must be applied to the clk+/ clk- inputs. in this mode, the internal clock dividers on the ad9773 are used to create a clock, available at the dataclk pin, which runs at the input data rate. this can be used synchronize the input data. figure 8 shows a functional block diagram of the ad9773 clock circuitry with the pll disabled. the two port mode is selected by setting control register 02h, bit 6, to logic 0. data is latched into input ports one and two of the ad9773 on the rising edge of the clock at the dataclk/pll_lock pin (pin 8). this clock can be internally generated by the ad9773 or externally applied by setting control register 02h, bit 3 to the desired value. whether externally or internally generated, the speed of this clock is defined by the speed of the clock at clk+/clk-, divided by the prescaler charge pump phase detector clk+ clock distribution circuitry - + vco ad9773 clk- spi port internal spi control registers dataclk interpolation filters, modulators and dacs 2 4 8 interpolation rate control pll divider (p rescaler) control pll control (pll off) 1 input data latches modulation rate control prescaler charge pump phase detector clk+ clock distribution circuitry - + vco ad9773 clk- spi port internal spi control registers pll_lock 1=lock 0=no lock pllvdd lpf interpolation filters, modulators and dacs 2 4 8 interpolation rate control pll divider (p rescaler) control pll control (p ll on) 1 input data latches modulation rate control
ad9773 16 preliminary technical data interpolation rate. the input data rate must also match this clock speed. note that in this mode, the data rate at the input to the interpolation filters is the same as the input data rate at ports one and two. pll disabled, one port mode the one port mode is selected by setting control reg- ister 02h, bit 6, to logic 1. data to the i and q channels must now be multiplexed onto the data entering data port 1. pin 32 (oneportclk) is now a clock signal output . because the multiplexed data must run at twice the data rate of the inputs to the i and q channels, the speed of oneportclk is defined as 2 the speed of the clock at clk+/clk-, divided by the interpolation rate. pin 31 (iqsel) can be used to select the i or q channels for input. iqsel =1, followed by a rising clock edge will latch the input data into the i channel, while iqsel =0, followed by a rising clock edge will latch the input data into the q channel. one port mode is very useful when interfacing with devices, such as the analog devices ad6622 transmit signal processor, in which two digital data channels have been interlaced (multiplexed). as defined in control register 02h, bit 7, the ad9773 can accept either signed or unsigned input data. digital filter modes the i and q data paths of the ad9773 each have their own independent half-band fir filters, providing up to 8 interpolation for each channel. each channel consists of 3 fir filters. figure 1 shows the response of the digital filters when the ad9773 is set to 2 , 4 , and 8 modes. note that the frequency axis of these graphs have been normalized to the output data rate of the dac. as the graphs show, the digital filters can provide greater than 75db of out of band rejection. modulation modes interpolating (no modulation) with control register 01h, bits 5 and 4, set to 00, the digital modulators on the ad9773 are disabled. the ad9773 operates in this mode simply as a dual interpo- lating (1 , 2 , 4 , 8 ) dac. filter responses for this mode are defined in figure 1. interpolating (real mix modulation) the digital modulators in the ad9773 can be enabled by setting control register 01h, bits 5 and 4, to corre- spond to the desired fs/2, fs/4, fs/8 modulation mode (see register descriptions on page 11). real mix mode is enabled by setting control register 01h, bit 2, to a logic 1. in this mode, the modulators act individually on each data path, with no complex mixing between modulators. figure 9. real and imaginary components of sinusoidal and cosinusoidal waveforms. interpolating (complex mix mode) complex modulation is enabled by setting control register 01h, bit 2, to a logic 0. in this mode the two digital modulators on the ad9773 are coupled to provide a complex modulation function. in conjunction with an external quadrature modulator, this complex modulation can be used to realize a transmit image rejection architecture. the complex modulation function can be programmed for e +j t or e -j t to give upper or lower image rejection. the modulation frequency can be programmed via the spi port for fs/2, fs/4 and fs/8, where fs represents the dac output rate. amplitude modulation given two sine waves at the same frequency, but with a 90 phase difference, a point of view in time can be taken such the waveform which leads in phase is cosinusoidal, and the waveform which lags is sinusoidal. analysis of complex variables states that the cosine waveform can then be defined with real positive and negative fre- quency components, while the sine waveform consists of imaginary positive and negative frequency components. these waves are shown graphically in the frequency domain in figure 9. amplitude modulating a real baseband signal with a sine or a cosine convolves the baseband signal with the modulating carrier in the frequency domain. amplitude scaling of the modulated signal occurs and is dependent on whether the modulating carrier is sine or cosinusoid- al, again with respect to the reference point of the viewer. an example of sine and cosine modulation is given in figure 10. operations on complex signals truly complex signals can not be realized outside of a computer simulation. however, two data channels, both consisting of real data, can be defined as the real and imaginary components of a complex signal. i (real) and q (imaginary) data paths are often defined this way. by dc e j t /2 e -j t /2 cosine dc e j t /2j e -j t /2j sine
ad9773 17 preliminary technical data a(t) b(t) real input output imaginary input output complex filter = (c+jd) c a(t)-d b(t) d a(t)+c b(t) complex input = (a+jb) figure 11. realization of a complex filter figure 12. implementation of complex modulator figure 13. quadrature modulator e j t = cos t + jsin t cos t 90 sin t output (real) output (imaginary) input (real) input (imaginary) + - + + cos t 90 sin t output input (real) input (imaginary) + - figure 10. identical baseband signals, amplitude modulated with sine and cosine carriers. a more efficient method of suppressing the unwanted image can be achieved by using a complex modulator followed by a quadrature modulator. figure 13 shows a block diagram of of a quadrature modulator. note that it is in fact the real output half of a complex modulator. using the architecture defined in figure 11, a system can be realized which operates on complex signals, giving a complex (real and imaginary) output. the complete upconversion can actually be referred to as two complex upconversion stages, the real output of which becomes the transmitted signal. the entire upconversion, from baseband to transmit frequency, is represented graphically in figure 14. the resulting spectrum shown in figure 14 represents the complex data consisting of the baseband real and imaginary channels, now modulated onto orthogonal (cosine and negative sine) carriers at the transmit frequency. note that by changing the sign of the sinusoidal multiplying term in the complex modulator, the upper sideband image could have been suppressed while passing the lower one. dc ae j t /2 ae -j t /2 dc ae j t /2j ae -j t /2j sinusoidal modulation cosinusoidal modulation dc a (amplitude) baseband signal bw bw bw bw bw if a complex modulation function (e +j t ) is desired, the real and imaginary components of the system corre- spond to the real and imaginary components of e +j t , or cos t and sin t. as figure 12 shows, the complex modulation function can be realized by applying these components to the structure of the complex system defined in figure 11. complex modulation and image rejection in many applications, a two step upconversion is done in which the baseband signal is modulated by one carrier to an if (intermediate frequency) and then mod- ulated a second time to the transmit frequency. although this approach has several benefits, a major drawback is that two images are created near the transmit frequency. only one image is needed, the other being an exact duplicate. unless the unwanted image is filtered, typi- cally with analog components, transmit power is wasted and the usable bandwidth available in the system is reduced.
ad9773 18 preliminary technical data figure 15. complex representation of two stage upconversion output = real 1 complex baseband signal e j( 1+ 2) t dc frequency 1/2 1/2 ? 1- 2 1+ 2 = r eal figure 14. two stage upconversion and resulting image rejection real channel (in) imaginary channel (in) dc dc a b real imaginary complex modulator out quadrature modulator real channel (out) imaginary channel (out) a/2 a/2 f c -f c * - + f c -f c b/2j -b/2j b/2 b/2 f c -f c f c -f c a/2j -a/2j to quadrature modulator a /4+b/4j a /4- b/4j a /4- b/4j -f q * -f q f q f q -f q +f c -f q -f c f q +f c f q -f c - a /4- b/4j a /4+b/4j - a /4+b/4j = -f q f q a /2- b/2j rejected images *f c = complex modulation frequency a /4+b/4j -a/4-b/4j *f q = quadrature modulation frequency a /2+b/2j in purely complex terms, figure 15 represents the two stage upconversion from complex baseband to carrier. in this example, 1 and 2 represent the modulation frequencies of the digital complex modulator and the quadrature modulator.
ad9773 19 preliminary technical data top view (pins down) 1 21 41 40 60 61 80 20 0.559 (14.20) 0.543 (13.80) sq 0.476 (12.10) 0.469 (11.90) sq 0.020 (0.50) bsc 0.011 (0.27) 0.007 (0.17) 0.063 (1.60) max 0.030 (0.75) 0.020 (0.50) seating plane 0.006 (0.15) 0.002 (0.05) 0.003 (0.08) max 0.057 (1.45) 0.053 (1.35) st-80a 80-lead thin plastic quad flatpack - 1.4mm thick [lqfp]


▲Up To Search▲   

 
Price & Availability of AD9773AST

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X